

# **BG95** Reference Design

## **LPWA Module Series**

Rev. BG95\_Reference\_Design\_V1.0

Date: 2019-11-08

Status: Released



Our aim is to provide customers with timely and comprehensive service. For any assistance, please contact our company headquarters:

### **Quectel Wireless Solutions Co., Ltd.**

Building 5, Shanghai Business Park Phase III (Area B), No.1016 Tianlin Road, Minhang District, Shanghai, China 200233

Tel: +86 21 5108 6236 Email: info@quectel.com

## Or our local office. For more information, please visit:

http://www.quectel.com/support/sales.htm

## For technical support, or to report documentation errors, please visit:

http://www.quectel.com/support/technical.htm

Or email to: support@quectel.com

#### **GENERAL NOTES**

QUECTEL OFFERS THE INFORMATION AS A SERVICE TO ITS CUSTOMERS. THE INFORMATION PROVIDED IS BASED UPON CUSTOMERS' REQUIREMENTS. QUECTEL MAKES EVERY EFFORT TO ENSURE THE QUALITY OF THE INFORMATION IT MAKES AVAILABLE. QUECTEL DOES NOT MAKE ANY WARRANTY AS TO THE INFORMATION CONTAINED HEREIN, AND DOES NOT ACCEPT ANY LIABILITY FOR ANY INJURY, LOSS OR DAMAGE OF ANY KIND INCURRED BY USE OF OR RELIANCE UPON THE INFORMATION. ALL INFORMATION SUPPLIED HEREIN IS SUBJECT TO CHANGE WITHOUT PRIOR NOTICE.

#### **COPYRIGHT**

THE INFORMATION CONTAINED HERE IS PROPRIETARY TECHNICAL INFORMATION OF QUECTEL WIRELESS SOLUTIONS CO., LTD. TRANSMITTING, REPRODUCTION, DISSEMINATION AND EDITING OF THIS DOCUMENT AS WELL AS UTILIZATION OF THE CONTENT ARE FORBIDDEN WITHOUT PERMISSION. OFFENDERS WILL BE HELD LIABLE FOR PAYMENT OF DAMAGES. ALL RIGHTS ARE RESERVED IN THE EVENT OF A PATENT GRANT OR REGISTRATION OF A UTILITY MODEL OR DESIGN.

Copyright © Quectel Wireless Solutions Co., Ltd. 2019. All rights reserved.



## **About the Document**

## History

| Revision | Date       | Author                     | Description |
|----------|------------|----------------------------|-------------|
| 1.0      | 2019-11-08 | Lyndon LIU/<br>Newgate HUA | Initial     |



## **Contents**

| About the Document |                  |                    |   |  |
|--------------------|------------------|--------------------|---|--|
| Contents           |                  |                    |   |  |
| Figure Index       |                  |                    |   |  |
|                    |                  |                    |   |  |
| 1                  | Reference Design |                    |   |  |
| 1.1. Introduction  |                  | oduction           | 5 |  |
|                    |                  | 5                  |   |  |
|                    | 1.2.1.           | Power-on Scenario  | 5 |  |
|                    | 1.2.2.           | Power-off Scenario | 6 |  |
|                    | 1.2.3.           | Reset Scenario     | 6 |  |
|                    | 1.3. Sch         | ematics            | 7 |  |



## Figure Index

| FIGURE 1: TIMING OF TURNING ON MODULE  | 5 |
|----------------------------------------|---|
| FIGURE 2: TIMING OF TURNING OFF MODULE | 6 |
| FIGURE 3: TIMING OF RESETTING MODULE   | 6 |



# 1 Reference Design

## 1.1. Introduction

This document provides reference designs of Quectel BG95 module, including power-on/off and reset scenarios, block diagrams, power supply, UART, (U)SIM and more interface designs.

## 1.2. Power-on/off and Reset Scenarios

## 1.2.1. Power-on Scenario



Figure 1: Timing of Turning on Module



## **NOTES**

- 1. Make sure that VBAT is stable before pulling down PWRKEY pin and keep the interval no less than 30ms.
- 2. PWRKEY output voltage is 1.5V because of the voltage drop inside the Qualcomm chipset. Due to platform limitations, the chipset has integrated the reset function into PWRKEY. Therefore, PWRKEY should never be pulled down to GND permanently.

### 1.2.2. Power-off Scenario



Figure 2: Timing of Turning off Module

#### 1.2.3. Reset Scenario



Figure 3: Timing of Resetting Module



NOTE

Please assure that there is no large capacitance on RESET\_N pin.

## 1.3. Schematics

The schematics illustrated in the following pages are provided for your reference only.





















